

September 23-26, 2019 Santa Clara, CA

#### Emerging Memory Update 2019: What a Difference a Year Makes!

Jim Handy, Objective Analysis Tom Coughlin, Coughlin Associates

# What A Difference A Year Makes!



- Emerging Memory Update by Type
- Emerging Memory Support Update
- Hurdles & Outlook



- Emerging Memory Update by Type
- Emerging Memory Support Update
- Hurdles & Outlook

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

# **Emerging Memory Types**

- PCM/XPoint
- MRAM
- ReRAM
- FRAM
- Others

SD (9

### PCM/3D XPoint – "Optane"



**SD**<sup>©</sup>

#### 3D XPoint Must Be Priced Below DRAM Otherwise People will Just Buy DRAM



2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

### Intel Incurring Significant XPoint Losses SD@



2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

#### Meanwhile, DRAM Prices are Collapsing SD©





- Optane SSDs gaining modest acceptance
  - NAND makers countering with fast SLC SSDs
- Optane DIMMs key selling point for nextgeneration server CPUs

# **3D XPoint Report**

- 2019 Update from Objective Analysis
- The Why, How, and When of 3D XPoint Memory
  - Why Intel wants it
  - How it fits into the memory hierarchy
    - Impact on DRAM
  - When will it sell in volume
- Detailed Forecasts

https://Objective-Analysis.com/reports/#XPoint

**OBJECTIVE ANALYSIS** 

**July 2019** 

SDI(9

#### **Magnetic RAM: MRAM**



**SD**<sup>®</sup>

# Three MRAM Types: Toggle, STT, & SOT SD®

#### **Toggle Mode (legacy)**



Magnets unaligned =

High resistance. "1"

#### Spin Transfer Torque (STT, ramping)



### **Spin-Orbit Torque MRAM (future)**

#### Spin-Orbit Torque (SOT)



Higher reliability in-plane currentSOT switching faster than STT

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

SD 🕑

#### **MRAM Status**

- MRAM cache in IBM SSDs
- Spin Memory (Spin Torque Technologies) launches:
  - Precessional Spin Current
  - Endurance Engine Technologies
- All major foundries sampling MRAM, two shipping
- Everspin still sole supplier of stand-alone MRAMs
  - Over 123 million units shipped
  - Avalanche is sampling
- Today's markets: Space, high-uptime systems, caches and buffers

## **Embedded MRAM (1)**



- MRAM will shrink past SRAM & flash
- Tuned to application
  - Retention
  - Endurance
  - Capacity

SD®

### **Embedded MRAM (2)**

- 1T/2T MRAM smaller than 6T SRAM
- NOR flash scaling limit ≤15nm
- MRAM could replace embedded SRAM & NOR
  - Lower power
  - Lower cost
  - Higher density



SD (®

# **MRAM Foundry Developments**

- All major semiconductor foundries involved
  - Samsung, TSMC, Global Foundries, UMC...
- Many plan to cost reduce
  - Moving from BEOL to front end
- MRAM needs new tools
  - Drives more capital spending

#### **Resistive RAM: ReRAM**

Santa Clara, C



**SD**<sup>®</sup>

### Many Flavors of ReRAM

- CMOx
- CBRAM
- PCM
- Memristor
- Carbon nanotubes

#### All use the value of a resistance to represent a "1" or "0"

SDI(9

# **Two ReRAM Types in the Lead**

- SiO<sub>2</sub>-based
  - Crossbar, Weebit Nano
    - Positioned as the memory for neural networks
    - Crossbar production at SMIC
  - Not yet in volume
- Metal filament
  - Adesto in volume production

#### **Ferroelectrics: FRAM**



**SD**<sup>®</sup>



- Ramtron (Now Cypress)
  - Sole supplier of stand-alone FRAM
    - PZT Lead Zirconium Titanate
- Other renditions:
  - Thinfilm, organic FRAMs
  - Symetrix IP provider
- New HfO<sub>2</sub> approach from NamLab, Dresden
  - Uses well-understood materials (Hafnium Oxide)
- Today's markets:
  - RFID, other low write current applications

#### $\downarrow$

23

### All New Memories Share Some Attributes SD@

- Small single-element cell
  - Supports small/inexpensive die and 3D stacking
  - Promises to scale past DRAM & NAND flash
- Write in place
  - No "Block Erase"
  - More symmetrical read/write speeds
- Nonvolatile/Persistent
  - These can <u>all</u> be used as Persistent Memory: "PM"

#### **Memory Attributes By Technology**

|                 | Units         | SRAM       | DRAM       | NOR Flash       | NAND<br>Flash        | Toggle<br>MRAM | ST-MRAM    | FRAM       | РСМ    | RRAM   |
|-----------------|---------------|------------|------------|-----------------|----------------------|----------------|------------|------------|--------|--------|
| Byte Read Time  | ns            | 2          | 10         | 25              | 10,000               | 35             | <10        | 55         | 16     | 10     |
| Byte Write Time | ns            | 2          | 10         | 5,000,000       | 200,000              | 35             | <10        | 55         | 30     | 10     |
| Standby Current | mA            | <          | 45         | <               | <                    | <              | <          | <          | <      | <1     |
| Read Current    | mA            | 20         | 220        | 20              | 25                   | 30             | 15         | <10        | 15     | 15     |
| Write Current   | mA            | 20         | 240        | 50              | 25                   | 30             | 15         | <10        | 20     | 20     |
| Endurance       | P/E Cycles    | Infinite   | Infinite   | 10 <sup>5</sup> | 104                  | 1011           | 1013       | 1014       | 106    | 106    |
| Retention       | Yrs @<br>55°C | 0          | 10-9       | >10             | >10                  | >20            | >20        | >10        | >10    | >10    |
| Scaling Limit   | nm            | 5          | 10?        | 45?             | 14                   | 65             | 5          | 5          | 5      | 5      |
| Cell Size       | f²            | 50         | 6-8        | 6-8             | 4 effective with MLC | 35-40          | 8-9        | 8-20       | 4      | 4      |
| Select Device   | N/A           | Transistor | Transistor | Transistor      | Transistor           | Transistor     | Transistor | Transistor | Diode  | Diode  |
| MLC Capability  | Bits/ Cell    | I          | I          | 2               | 4                    | 2              | 4          | I          | 4      | TBD    |
| SEU Immune      | N/A           | No         | No         | No              | No                   | Yes            | Yes        | No         | Yes    | Yes    |
| SEL Immune      | N/A           | No         | No         | No              | No                   | Yes            | Yes        | No         | Yes    | Yes    |
| TID             | krad (Si)     | <100       | <100       | <100            | <100                 | >1,000         | >1,000     | <100       | >1,000 | >1,000 |

SD©



2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.



- Emerging Memory Update by Type
- Emerging Memory Support Update
- Hurdles & Outlook

## **Support Requirements**

- Hardware advancements (JEDEC, Others)
  - Supporting early development
  - Ongoing requirements
- Software support (SNIA)
  - O/S support
  - Application program support
- EDA support

# Hardware: Early Development

- Early groundwork has been helpful
  - NVDIMM-N
    - DRAM with flash backup
  - BIOS changes
    - Boot without reloading memory
  - New power fail signal brought to DIMM
- 3D XPoint driving changes

# **Design Tools MRAM Options**

- Embedded MRAM needs EDA support
  - Synopsis support announced for 2Q19
  - Cadence to support MRAM in DDR4 controllers



30

SD (®

#### SD©

**PROFITING FROM TH** 

NVDIMM MARKET

**OBJECTIVE ANALYSIS** 

# **NVDIMM Report**

- Objective Analysis
- Explains the NVDIMM markets
  - NVDIMM-N
  - NVDIMM-P
- Vendor profiles
- Support requirements
- Market forecast

#### https://Objective-Analysis.com/reports/#NVDIMM

# **Ongoing Hardware Requirements**

- Nonuniform Memory Architecture: "NUMA"
- MMU Redesign
- Faster context switches needed
  - Use polling for now
- Updated DDR4 bus
  - Support for non-deterministic access times

### Software: Operating System Support

- SNIA's Persistent Memory Programming Model
  - https://www.SNIA.org/PM



**SD**®

# Software: Application Program Support SD@

- PM is useless if its advantage is untapped
  - Persistence is unknown in most software
- This change will take some time
  - Closed systems can use it now
    - Hyperscale Data Centers, SANs
  - Open systems will evolve

![](_page_34_Picture_0.jpeg)

- Emerging Memory Update by Type
- Emerging Memory Support Update
- Hurdles & Outlook

#### The Vision: Replace Existing Technologies

![](_page_35_Figure_1.jpeg)

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

**SD**<sup>®</sup>

![](_page_36_Figure_0.jpeg)

Manufacturers shrink processes to drive this

#### This is Moore's Law in Action!

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

#### NAND \$/GB >DRAM's Until 2004

![](_page_37_Figure_1.jpeg)

![](_page_37_Figure_2.jpeg)

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

**SD**<sup>®</sup>

#### In 2004 NAND GB <sup>1</sup>/<sub>3</sub> of DRAM's

![](_page_38_Figure_1.jpeg)

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

SD @

# The Same is True of All Memory Technologies

# There can be no price advantage without comparable scale

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

![](_page_40_Figure_0.jpeg)

Outlook 3-26, 2019 Santa Clara, CA

- Nothing works in a vacuum
  - PM is a part of the greater memory ecosystem
  - The memory market swings wildly
- Foundry processes will have a huge impact

![](_page_42_Figure_0.jpeg)

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

SD (®

# Status of Today's Memory Cycle

- Predicted collapse is well underway
  - Supply-driven overcapacity
  - 3D NAND selling close to cost
  - DRAM still has room to fall
- Won't end until demand catches up with supply
  - Typically this takes 2 years
  - China likely to enter market in 2021

![](_page_44_Picture_0.jpeg)

- Persistent memory competes against established technologies
  - Example: 3D XPoint must be cheaper than DRAM
- A DRAM collapse will create an XPoint collapse
  - Even though XPoint is sole-sourced!

![](_page_45_Figure_0.jpeg)

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

### **Growth in New Memory Shipments**

![](_page_46_Figure_1.jpeg)

Embedded MRAM replaces most SoC NOR and SRAM

 Strong appeal in AI apps

#### Could exceed \$37B by 2029!

SD (9

## New Memory Capital Spending Increases SD@

![](_page_47_Figure_1.jpeg)

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

![](_page_48_Figure_0.jpeg)

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

![](_page_49_Picture_0.jpeg)

- Emerging Memories Making Good Progress
  - Major commitments for server and embedded applications
  - Still hard to determine the frontrunner
- Support requirements being well addressed
- New memories will drive capital spending
- Many issues confront the market

# **Questions?**

# Coughlin Associates

September 23-26, 2019 Santa Clara, CA

- Technical and Market Analysis
- Consulting
- Reports and Newsletter
  - Emerging Memories Poised to Explode: Emerging Memory Report
  - Digital Storage in Media and Entertainment
  - Digital Storage Technology Newsletter
- Events
  - Emerging Memory and Artificial Intelligence Workshop, Stanford, 8/29/19
  - Storage Valley Supper Club

#### **OBJECTIVE ANALYSIS**

![](_page_52_Picture_1.jpeg)

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

**SD**<sup>®</sup>

#### **OBJECTIVE ANALYSIS**

#### **Semiconductor Forecast Accuracy**

| Year        | Forecast                          | Actual |
|-------------|-----------------------------------|--------|
| 2008        | Zero growth at best.              | -3%    |
| 2009        | Growth in the mid teens           | -9%    |
| <u>2010</u> | Should approach 30%               | 32%    |
| <u>2011</u> | Muted revenue growth: 5%          | 0%     |
| <u>2012</u> | Revenues drop as much as -5%      | -2.7%  |
| <u>2013</u> | Revenues increase nearly 10%      | 4.9%   |
| <u>2014</u> | Revenues up 20%+                  | 9.9%   |
| <u>2015</u> | Revenues up ~10%                  | -0.2%  |
| <u>2016</u> | Revenues up ~10%                  | 1.1%   |
| <u>2017</u> | Revenues up ~20%                  | 22%    |
| 2018        | Strong start supports 10+% growth | 14%    |
| 2019        | Semiconductors down -5%           | TBD    |

2019 Storage Developer Conference. © Objective Analysis & Coughlin Associates. All Rights Reserved.

**SD**©